Part Number Hot Search : 
1R200 MM3122K RN60D MCR10 ADL5500 FDS2570 313187 MB15F02L
Product Description
Full Text Search
 

To Download 29LV1024 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 features ? single voltage, range 3v to 3.6v supply ? 3-volt only read and write operation ? software protected programming ? fast read access time - 150 ns ? low power dissipation C 15 ma active current C 50 a cmos standby current ? sector program operation C single cycle reprogram (erase and program) C 512 sectors (128 words/sector) C internal address and data latches for 128 words ? fast sector program cycle time - 20 ms ? internal program control and timer ? data polling for end of program detection ? typical endurance > 10,000 cycles ? cmos and ttl compatible inputs and outputs ? commercial and industrial temperature ranges description the at29LV1024 is a 3-volt only in-system flash programmable and erasable read only memory (perom). its 1 megabit of memory is organized as 65,536 words by 16 bits. manufactured with atmels advanced nonvolatile cmos technology, the device offers access times to 150 ns with power dissipation of just 54 mw. when the device is deselected, the cmos standby current is less than 50 m a. the device endurance is 1-megabit (64k x 16) 3-volt only flash memory at29LV1024 rev. 0564aC10/98 pin configurations pin name function a0 - a15 addresses ce chip enable oe output enable we write enable i/o0 - i/o15 data inputs/outputs nc no connect dc dont connect tsop top view type 1 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 nc a0 a1 a2 a3 a4 a5 nc a6 a7 a8 vss a9 a10 a11 nc a12 a13 a14 a15 nc we vcc nc nc oe o0 o1 o2 o3 o4 nc o5 o6 o7 vss o8 o9 o10 nc o11 o12 o13 o14 o15 ce nc nc plcc top view 7 8 9 10 11 12 13 14 15 16 17 39 38 37 36 35 34 33 32 31 30 29 i/o12 i/o11 i/o10 i/o9 i/o8 gnd nc i/o7 i/o6 i/o5 i/o4 a13 a12 a11 a10 a9 gnd nc a8 a7 a6 a5 6 5 4 3 2 1 44 43 42 41 40 18 19 20 21 22 23 24 25 26 27 28 i/o3 i/o2 i/o1 i/o0 oe dc a0 a1 a2 a3 a4 i/o13 i/o14 i/o15 ce nc nc vcc we nc a15 a14 (continued)
at29LV1024 2 such that any sector can typically be written to in excess of 10,000 times. to allow for simple in-system reprogrammability, the at29LV1024 does not require high input voltages for pro- gramming. three-volt-only commands determine the oper- ation of the device. reading data out of the device is similar to reading from an eprom. reprogramming the at29LV1024 is performed on a sector basis; 128 words of data are loaded into the device and then simultaneously programmed. during a reprogram cycle, the address locations and 128 words of data are internally latched, freeing the address and data bus for other operations. following the initiation of a program cycle, the device will automatically erase the sector and then program the latched data using an internal control timer. the end of a program cycle can be detected by data polling of i/o7 or i/o15. once the end of a pro- gram cycle has been detected, a new access for a read or program can begin. block diagram device operation read: the at29LV1024 is accessed like an eprom. when ce and oe are low and we is high, the data stored at the memory location determined by the address pins is asserted on the outputs. the outputs are put in the high impedance state whenever ce or oe is high. this dual-line control gives designers flexibility in preventing bus conten- tion. software data protection programming: the at29LV1024 has 512 individual sectors, each 128 words. using the software data protection feature, word loads are used to enter the 128 words of a sector to be programmed. the at29LV1024 can only be programmed or repro- grammed using the software data protection feature. the device is programmed on a sector basis. if a word of data within the sector is to be changed, data for the entire 128 word sector must be loaded into the device. the at29LV1024 automatically does a sector erase prior to loading the data into the sector. an erase command is not required. software data protection protects the device from inadvert- ent programming. a series of three program commands to specific addresses with specific data must be presented to the device before programming may occur. the same three program commands must begin each program operation. all software program commands must obey the sector pro- gram timing specifications. power transitions will not reset the software data protection feature, however the software feature will guard against inadvertent program cycles dur- ing power transitions. any attempt to write to the device without the 3-word com- mand sequence will start the internal write timers. no data will be written to the device; however, for the duration of t wc , a read operation will effectively be a polling operation. after the software data protections 3-word command code is given, a word load is performed by applying a low pulse on the we or ce input with ce or we low (respectively) and oe high. the address is latched on the falling edge of ce or we , whichever occurs last. the data is latched by the first rising edge of ce or we . the 128 words of data must be loaded into each sector. any word that is not loaded during the programming of its sector will be erased to read ffffh. once the words of a sector are loaded into the device, they are simultaneously programmed during the internal programming period. after the first data word has been loaded into the device, succes- sive words are entered in the same manner. each new word to be programmed must have its high to low transition on we (or ce ) within 150 m s of the low to high transition of we (or ce ) of the preceding word. if a high to low transition is not detected within 150 m s of the last low to high transi- tion, the load period will end and the internal programming period will start. a7 to a15 specify the sector address. the sector address must be valid during each high to low transi-
at29LV1024 3 tion of we (or ce ). a0 to a6 specify the word address within the sector. the words may be loaded in any order; sequential loading is not required. once a programming operation has been initiated, and for the duration of t wc , a read operation will effectively be a polling operation. hardware data protection: hardware features protect against inadvertent programs to the at29LV1024 in the following ways: (a) v cc senseif v cc is below 1.8v (typical), the program function is inhibited; (b) v cc power on delayonce v cc has reached the v cc sense level, the device will automatically time out 10 ms (typical) before programming; (c) program inhibitholding any one of oe low, ce high or we high inhibits program cycles; and (d) noise filterpulses of less than 15 ns (typical) on the we or ce inputs will not initiate a program cycle. input levels: while operating with a 3.3v 10% power supply, the address inputs and control inputs (oe , ce and we ) may be driven from 0 to 5.5v without adversely affect- ing the operation of the device. the i/o lines can be driven from 0 to 3.6v. product identification: the product identification mode identifies the device and manufacturer as atmel. it may be accessed by hardware or software operation. the hardware operation mode can be used by an external pro- grammer to identify the correct programming algorithm for the atmel product. in addition, users may wish to use the software product identification mode to identify the part (i.e. using the device code), and have the system software use the appropriate sector size for program operations. in this manner, the user can have a common board design for var- ious flash densities and, with each densitys sector size in a memory map, have the system software apply the appro- priate sector size. for details, see operating modes (for hardware operation) or software product identification. the manufacturer and device code is the same for both modes. data polling: the at29LV1024 features data poll- ing to indicate the end of a program cycle. during a pro- gram cycle an attempted read of the last word loaded will result in the complement of the loaded data on i/o7 and i/o15. once the program cycle has been completed, true data is valid on all outputs and the next cycle may begin. data polling may begin at any time during the program cycle. toggle bit: in addition to data polling the at29LV1024 provides another method for determining the end of a program or erase cycle. during a program or erase operation, successive attempts to read data from the device will result in i/o6 and i/o14 toggling between one and zero. once the program cycle has completed, i/o6 and i/o14 will stop toggling and valid data will be read. examin- ing the toggle bit may begin at any time during a program cycle. optional chip erase mode: the entire device can be erased by using a 6-byte software code. please see software chip erase application note for details. absolute maximum ratings* temperature under bias................................ -55 c to +125 c *notice: stresses beyond those listed under absolute maximum ratings may cause permanent dam- age to the device. this is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability storage temperature ..................................... -65 c to +150 c all input voltages (including nc pins) with respect to ground ...................................-0.6v to +6.25v all output voltages with respect to ground .............................-0.6v to v cc + 0.6v voltage on a9 (including nc pins) with respect to ground ...................................-0.6v to +13.5v
at29LV1024 4 note: 1. after power is applied and v cc is at the minimum specified data sheet value, the system should wait 20 ms before an opera- tional mode is started. notes: 1. x can be v il or v ih . 2. refer to ac programming waveforms. 3. v h = 12.0v 0.5v. 4. manufacturer code: 1f, device code: 26. 5. see details under software product identification entry/exit. dc and ac operating range at29LV1024-15 at29LV1024-20 at29LV1024-25 operating temperature (case) com. 0c - 70c 0c - 70c 0c - 70c ind. -40c - 85c -40c - 85c -40c - 85c v cc power supply (1) 3.3v 0.3v 3.3v 0.3v 3.3v 0.3v operating modes mode ce oe we ai i/o read v il v il v ih ai d out program (2) v il v ih v il ai d in standby/write inhibit v ih x (1) x x high z program inhibit x x v ih program inhibit x v il x output disable x v ih x high z product identification hardware v il v il v ih a1 - a15 = v il , a9 = v h , (3) a0 = v il manufacturer code (4) a1 - a15 = v il , a9 = v h , (3) a0 = v ih device code (4) software (5) a0 = v il manufacturer code (4) a0 = v ih device code (4) dc characteristics symbol parameter condition min max units i li input load current v in = 0v to v cc 1 m a i lo output leakage current v i/o = 0v to v cc 1 m a i sb1 v cc standby current cmos ce = v cc - 0.3v to v cc com. 50 m a ind. 100 m a i sb2 v cc standby current ttl ce = 2.0v to v cc 1ma i cc v cc active current f = 5 mhz; i out = 0 ma, v cc = 3.6v 15 ma v il input low voltage 0.6 v v ih input high voltage 2.0 v v ol output low voltage i ol = 1.6 ma, v cc = 3.0v 0.45 v v oh1 output high voltage i oh = 100 m a, v cc = 3.0v 2.4 v
at29LV1024 5 ac read waveforms (1)(2)(3)(4) notes: 1. ce may be delayed up to t acc - t ce after the address transition without impact on t acc . 2. oe may be delayed up to t ce - t oe after the falling edge of ce without impact on t ce or by t acc - t oe after an address change without impact on t acc . 3. t df is specified from oe or ce whichever occurs first (cl = 5 pf). 4. this parameter is characterized and is not 100% tested. input test waveforms and measurement level output test load note: 1. this parameter is characterized and is not 100% tested. ac read characteristics symbol parameter at29LV1024-15 at29LV1024-20 at29LV1024-25 units min max min max min max t acc address to output delay 150 200 250 ns t ce (1) ce to output delay 150 200 250 ns t oe (2) oe to output delay 0 85 0 100 0 120 ns t df (3)(4) ce or oe to output float 0 40 0 50 0 60 ns t oh output hold from oe , ce or address, whichever occurred first 000ns t r , t f < 5 ns 5.0v 1.8k 1.3k 100 pf output pin pin capacitance f = 1 mhz, t = 25c (1) symbol typ max units conditions c in 46pfv in = 0v c out 812pfv out = 0v
at29LV1024 6 ac byte load waveforms (1)(2) we controlled ce controlled notes: 1. the software data protection commands must be applied prior to word loads. 2. a complete sector (128 words) should be loaded using these waveforms as shown in the software protected word load waveforms (see next page). ac word load characteristics symbol parameter min max units t as , t oes address, oe set-up time 0 ns t ah address hold time 100 ns t cs chip select set-up time 0 ns t ch chip select hold time 0 ns t wp write pulse width (we or ce )200ns t ds data set-up time 100 ns t dh , t oeh data, oe hold time 0 ns t wph write pulse width high 200 ns
at29LV1024 7 software protected program waveform (1)(2)(3) notes: 1. a7 through a15 must specify the sector address during each high to low transition of we (or ce ) after the software code has been entered. 2. oe must be high when we and ce are both low. 3. all words that are not loaded within the sector being programmed will be indeterminate. programming algorithm (1) program cycle characteristics symbol parameter min max units t wc write cycle time 20 ms t as address set-up time 0 ns t ah address hold time 100 ns t ds data set-up time 100 ns t dh data hold time 0 ns t wp write pulse width 200 ns t wlc word load cycle time 150 m s t wph write pulse width high 200 ns load data aaaa to address 5555 load data 5555 to address 2aaa load data a0a0 to address 5555 load data to sector (128 bytes) (3) writes enabled enter data protect state (2) notes for software program code: 1. data format: i/o7 - i/o0 (hex); address format: a14 - a0 (hex). 2. data protect state will be re-activated at end of program cycle. 3. 128 words of data must be loaded.
at29LV1024 8 notes: 1. these parameters are characterized and not 100% tested. 2. see t oe spec in ac read characteristics. data polling waveforms notes: 1. these parameters are characterized and not 100% tested. 2. see t oe spec in ac read characteristics. toggle bit waveforms (1)(2)(3) notes: 1. toggling either oe or ce or both oe and ce will operate toggle bit. 2. beginning and ending state of i/o6 and i/o14 may vary. 3. any address location may be used but the address should not vary. data polling characteristics (1) symbol parameter min typ max units t dh data hold time 0 ns t oeh oe hold time 0 ns t oe oe to output delay (2) ns t wr write recovery time 0 ns toggle bit characteristics (1) symbol parameter min typ max units t dh data hold time 10 ns t oeh oe hold time 10 ns t oe oe to output delay (2) ns t oehp oe high pulse 150 ns t wr write recovery time 0 ns
at29LV1024 9 software product identification entry (1) notes for software product identification: 1. data format: i/o15 - i/o0 (hex); address format: a14 - a0 (hex). 2. a1 - a15 = v il . manufacturer code is read for a0 = v il ; device code is read for a0 = v ih . 3. the device does not remain in identification mode if powered down. 4. the device returns to standard operation mode. 5. manufacturer code is 1f. the device code is 26. software product identification exit (1) load data aaaa to address 5555 load data 5555 to address 2aaa load data 9090 to address 5555 pause 20 ms enter product identification mode (2)(3)(5) load data aaaa to address 5555 load data 5555 to address 2aaa load data f0f0 to address 5555 pause 20 ms exit product identification mode (4)
at29LV1024 10 ordering information t acc (ns) i cc (ma) ordering code package operation range active standby 150 15 0.05 at29LV1024-15jc at29LV1024-15tc 44j 48t commercial (0 to 70 c) 15 0.05 at29LV1024-15ji at29LV1024-15ti 44j 48t industrial (-40 to 85 c) 200 15 0.05 at29LV1024-20jc at29LV1024-20tc 44j 48t commercial (0 to 70 c) 15 0.10 at29LV1024-20ji at29LV1024-20ti 44j 48t industrial (-40 to 85 c) 250 15 0.05 at29LV1024-25jc at29LV1024-25tc 44j 48t commercial (0 to 70 c) 15 0.10 at29LV1024-25ji at29LV1024-25ti 44j 48t industrial (-40 to 85 c) package type 44j 44-lead, plastic j-leaded chip carrier (plcc) 48t 48-lead, thin small outline package (tsop)
at29LV1024 11 packaging information .045(1.14) x 45 pin no. 1 identify .045(1.14) x 30 - 45 .012(.305) .008(.203) .021(.533) .013(.330) .630(16.0) .590(15.0) .043(1.09) .020(.508) .120(3.05) .090(2.29) .180(4.57) .165(4.19) .500(12.7) ref sq .032(.813) .026(.660) .050(1.27) typ .022(.559) x 45 max (3x) .656(16.7) .650(16.5) .695(17.7) .685(17.4) sq sq *controlling dimension: millimeters 44j , 44-lead, plastic j-leaded chip carrier (plcc) dimensions in inches and millimeters (plcc) jedec standard ms-018 ac 48t , 48-lead, plastic thin small outline package (tsop) dimensions in millimeters and (inches)* jedec outline mo-142 dd
? atmel corporation 1998. atmel corporation makes no warranty for the use of its products, other than those expressly contained in the companys standard war- ranty which is detailed in atmels terms and conditions located on the companys website. the company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any tim e without notice, and does not make any commitment to update the information contained herein. no licenses to patents or other intellectu al prop- erty of atmel are granted by the company in connection with the sale of atmel products, expressly or by implication. atmels pr oducts are not authorized for use as critical components in life support devices or systems. marks bearing ? and/or ? are registered trademarks and trademarks of atmel corporation. terms and product names in this document may be trademarks of others. atmel headquarters atmel operations corporate headquarters 2325 orchard parkway san jose, ca 95131 tel (408) 441-0311 fax (408) 487-2600 europe atmel u.k., ltd. coliseum business centre riverside way camberley, surrey gu15 3yl england tel (44) 1276-686677 fax (44) 1276-686697 asia atmel asia, ltd. room 1219 chinachem golden plaza 77 mody road tsimshatsui east kowloon, hong kong tel (852) 27219778 fax (852) 27221369 japan atmel japan k.k. tonetsu shinkawa bldg., 9f 1-24-8 shinkawa chuo-ku, tokyo 104-0033 japan tel (81) 3-3523-3551 fax (81) 3-3523-7581 atmel colorado springs 1150 e. cheyenne mtn. blvd. colorado springs, co 80906 tel (719) 576-3300 fax (719) 540-1759 atmel rousset zone industrielle 13106 rousset cedex, france tel (33) 4 42 53 60 00 fax (33) 4 42 53 60 01 fax-on-demand north america: 1-(800) 292-8635 international: 1-(408) 441-0732 e-mail literature@atmel.com web site http://www.atmel.com bbs 1-(408) 436-4309 printed on recycled paper. 0564aC10/98/xm


▲Up To Search▲   

 
Price & Availability of 29LV1024

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X